Study and Simulation of a Nanoscale Structure of a Multi-gate MOS Transistor

dc.contributor.authorNour El Islam Boukortt
dc.date.accessioned2018-11-10T13:35:14Z
dc.date.available2018-11-10T13:35:14Z
dc.date.issued2016
dc.description.abstractTo enable the advancement of Si based technology, necessary to increase computing power and the manufacture of more compact circuits, significant changes to the current MOS multi-gate transistor device are a necessity. Novel transistor architectures and materials are currently being researched vigorously. This thesis, on the electrical characterisation of multigate transistors displays detailed insight into the carrier transport and resulting performance limiting mechanisms. The results are composed of many parts. The impact of variations of the gate length, gate dielectric material, fin parameter, gate work function, doping concentration, and temperature on device characteristics are studied using ATLAS Silvaco device simulator. Simulation results for various gate lengths are reported and analyzed. As the quantum effects are pronounced in nanoscale devices, we have included these effects in our study and simulation. We have then compared the achieved results to classical simulations to assess their performance limits. Finally, a comparison of our results with recently published data is presented to confirm our study.en_US
dc.identifier.urihttp://hdl.handle.net/123456789/960
dc.language.isoenen_US
dc.subjectNanotechnology, Scaling, FinFET, Leakage current, Gate length, Silvaco Software.en_US
dc.titleStudy and Simulation of a Nanoscale Structure of a Multi-gate MOS Transistoren_US
dc.typeThesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
CD7.pdf
Size:
4.8 MB
Format:
Adobe Portable Document Format
Description:

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: